Imperial College London > Talks@ee.imperial > CAS Talks > (FPT Preview) A Transition Probability Based Delay Measurement Method for Arbitrary Circuits on FPGAs
Log inImperial users Other users No account?Information onFinding a talk Adding a talk Syndicating talks Who we are Everything else |
(FPT Preview) A Transition Probability Based Delay Measurement Method for Arbitrary Circuits on FPGAsAdd to your list(s) Download to your calendar using vCal
If you have a question about this talk, please contact George A Constantinides. This paper proposes a novel test method for measuring the worst case path delay of any circuit on an FPGA , combinatorial or sequential, where little prior knowledge of the circuit’s internal structure is required. The method is based on detecting changes in the transition probability profile on the circuit’s output nodes while a range of test clock frequencies is stepped through. The method is applied to three classes of circuits, all implemented on an Altera Cyclone III FPGA : an adder carry chain, an embedded multiplier and a linearfeedback shift-register. The measured delays are compared to that found by a previously published, but much more time consuming, method and their results match to within 12%. This talk is part of the CAS Talks series. This talk is included in these lists:
Note that ex-directory lists are not shown. |
Other listsType the title of a new list here Type the title of a new list here AI- and HCI-related talksOther talksControlling Spatially Invariant Distributed Parameter Systems using Arrays of Actuators and Sensors Engineering Education at a Crossroads - How Changes in the Technology and in the Marketplace are Forcing a New Reform in Engineering Education |